B.TECH/CSE/ODD/SEM-III/ESC302/R21/2022 13t half

## **GURU NANAK INSTITUTE OF TECHNOLOGY**

# An Autonomous Institute under MAKAUT

#### 2022

### DIGITAL LOGIC AND ELECTRONICS ESC302

TIME ALLOTTED: 3Hours

The figures in the margin indicate full marks.

FULL MARKS:70

Candidates are required to give their answers in their own words as far as practicable

#### GROUP - A

|    |        | GROUT - A                                                                                                                                     |                    |       |
|----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------|
|    |        | (Multiple Choice Type Questions)                                                                                                              |                    |       |
|    | Ans    | wer any ten from the following, choosing the correct alternative of each questic                                                              | $n: 10 \times 1 =$ | 10    |
|    |        |                                                                                                                                               | Marks              | CO No |
| 1. | (i)    | What input should be given to "S" when SR flip - flop is converted to JK                                                                      | 1                  | CO3   |
|    |        | flip – flop?                                                                                                                                  |                    |       |
|    |        | a) K.Q                                                                                                                                        |                    |       |
|    |        | b) K.Q                                                                                                                                        |                    |       |
|    |        | c) J.Q                                                                                                                                        |                    |       |
|    |        | d) J.Q                                                                                                                                        |                    |       |
|    | (ii)   | What value is to be considered for a "don't care condition"?                                                                                  | 1                  | COI   |
|    |        | a) 0                                                                                                                                          |                    |       |
|    |        | b) 1                                                                                                                                          |                    |       |
|    |        | c) Either 0 or 1                                                                                                                              |                    |       |
|    |        | d) Any number except 0 and 1                                                                                                                  |                    |       |
|    | (iii)  | Which of the following gives the correct number of multiplexers required                                                                      | 1                  | CO2   |
|    |        | to build a 32 x 1 multiplexer?                                                                                                                |                    |       |
|    |        | a) Two 16 x 1 mux                                                                                                                             |                    |       |
|    |        | b) Three 8 x 1 mux                                                                                                                            |                    |       |
|    |        | c) Two 8 x 1 mux                                                                                                                              |                    |       |
|    |        | d) Three 16 x 1 mux                                                                                                                           |                    |       |
|    | (iv)   | What kind of operation occurs in a J - K flip flop when both inputs J and                                                                     | 1                  | CO3   |
|    |        | K are equal to 1?                                                                                                                             |                    |       |
|    |        | a) Preset operation                                                                                                                           |                    |       |
|    |        | b) Reset operation                                                                                                                            |                    |       |
|    |        | c) Clear operation                                                                                                                            |                    |       |
|    |        | d) Toggle operation                                                                                                                           |                    |       |
|    | (v)    | A priority encoder has four inputs I <sub>0</sub> , I <sub>1</sub> , I <sub>2</sub> , and I <sub>3</sub> where I <sub>3</sub> has the highest | 1                  | CO2   |
|    |        | priority and $I_0$ has the least priority. If $I_2 = 1$ , what will be the output?                                                            |                    |       |
|    |        | a) 00                                                                                                                                         |                    |       |
|    |        | b) 01                                                                                                                                         |                    |       |
|    |        | c) 10                                                                                                                                         |                    |       |
|    |        | d) 11                                                                                                                                         |                    |       |
|    | (vi)   | Total number of inputs in a half adder is                                                                                                     | 1                  | CO2   |
|    | 250 50 |                                                                                                                                               |                    |       |

b) 3c) 4d) 1

#### B.TECH/CSE/ODD/SEM-III/ESC302/R21/2022

| (vii)     | How much input and output needed for Demultiplexer?  a) Many outputs to one input b) One input many outputs c) One input one output | 1                 | CO3    |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------|
|           | d) None of these                                                                                                                    |                   |        |
| (viii)    | If A and B are the inputs of a half adder, the carry is given by                                                                    | 1                 | CO2    |
| , Caracay | a) A AND B                                                                                                                          |                   |        |
|           | b) A OR B                                                                                                                           |                   |        |
|           | c) A XOR B                                                                                                                          |                   |        |
|           | d) A EX-NOR B                                                                                                                       |                   |        |
| (ix)      | The group of bits 11001 is serially shifted (right-most bit first) into a 5-bit                                                     | 1                 | CO3    |
| 32. 3     | parallel output shift register with an initial state 01110. After three clock                                                       |                   |        |
|           | pulses, the register contains                                                                                                       |                   |        |
|           | a) 01110                                                                                                                            |                   |        |
|           | b) 00001                                                                                                                            |                   |        |
|           | c) 00101                                                                                                                            |                   |        |
|           | d) 00110                                                                                                                            |                   |        |
| (v)       | The register is a type of                                                                                                           | 1                 | CO3    |
| (x)       | a) Sequential circuit                                                                                                               | 1                 | COS    |
|           | b) Combinational circuit                                                                                                            |                   |        |
|           | c) CPU                                                                                                                              |                   |        |
|           | d) Latches                                                                                                                          |                   |        |
|           |                                                                                                                                     |                   | 003    |
| (xi)      | is a digital circuit that is capable of storing only a single bit.                                                                  | 1                 | CO3    |
|           | a) Flip-flop                                                                                                                        |                   |        |
|           | b) NOR gate                                                                                                                         |                   |        |
|           | c) XOR gate                                                                                                                         |                   |        |
|           | d) Register                                                                                                                         |                   |        |
| (xii)     | The DeMorgan's Law would state that:                                                                                                | 1                 | CO1    |
|           | a) $(AB)' = A + B$                                                                                                                  |                   |        |
|           | b) $(A+B)' = A'*B$                                                                                                                  |                   |        |
|           | c) $(AB)' = A' + B$                                                                                                                 |                   |        |
|           | d) $(AB)' = A' + B'$                                                                                                                |                   |        |
|           | GROUP – B                                                                                                                           |                   |        |
|           | (Short Answer Type Questions)                                                                                                       |                   |        |
|           | Answer any three from the following                                                                                                 | $3 \times 5 = 15$ |        |
|           | Design a 4-bit bidirectional shift register.                                                                                        | Marks<br>5        | CO No. |
|           | Design a 4-oit oldirectional sinit register.                                                                                        | 3                 | CO3    |
|           | Obtain the (i) canonical SOP and (ii) canonical POS for the following:                                                              | 5                 | COI    |
|           | F(A,B,C) = A + BC                                                                                                                   |                   |        |
|           | Design the circuit of 16: 1 MUX by using 8: 1 MUX only.                                                                             | 5                 | CO3    |
|           | What is K-map? Solve the expression using K-map and find SOP.                                                                       | 5                 | COI    |
|           | $F(A, B, C, D) = \sum (7,13,14,15)$                                                                                                 |                   |        |

2.

3.

4.

6. Obtain the simplified function in sum of products (SOP) expression from the following truth table

| Α | В | C | Υ |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 1 |
| 0 | 1 | 0 | 0 |
| 0 | 1 | 1 | 0 |
| 1 | 0 | 0 | 1 |
| 1 | 0 | 1 | 0 |
| 1 | 1 | 0 | 0 |
| 1 | 1 | 1 | 1 |

GROUP - C
(Long Answer Type Questions)
Answer any three from the following

|     |     | Answer any <i>three</i> from the following                                                                                    | 3×15=45 |        |
|-----|-----|-------------------------------------------------------------------------------------------------------------------------------|---------|--------|
|     |     |                                                                                                                               | Marks   | CO No. |
| 7.  | (a) | Design a 2- bit comparator circuit with suitable truth table and diagram.                                                     | 5       | CO2    |
|     | (b) | Explain the logic of a 4-bits carry look-ahead adder with suitable diagram.                                                   | 5       | CO2    |
|     | (c) | Design the circuit of 3:8 decoder and verify its truth table.                                                                 | 5       | CO2    |
| 8.  | (a) | Describe JK Flip-Flop with truth table and characteristics table.                                                             | 5       | CO3    |
|     | (b) | Construct a D flip-flop using S-R flip-flop. Explain its characteristic table and excitation table.                           | 5       | CO3    |
|     | (c) | Minimize the following expression using K-map $Y (A, B, C, D) = \Sigma m (1, 2, 3, 5, 6, 11, 12) + D (7, 8, 10, 14)$          | 5       | CO1    |
| 9.  | (a) | With a circuit diagram, explain the operation of 4 bits Johnson counter implemented using D flip-flop.                        | 5       | CO3    |
|     | (b) | Explain 4X2 Encoder with truth table and diagram.                                                                             | 5       | CO3    |
|     | (c) | Differentiate between Programmable logic Array and Programmable Array logic.                                                  | 5       | CO4    |
| 10. | (a) | What do you mean by excitation table?                                                                                         | 2       | CO3    |
|     | (b) | Draw the clocked Master-Slave J-K flip-flop configuration and explain how it removes race-around condition in J-K flip-flops. | 7       | CO3    |
|     | (c) | Design Mod 3 synchronous counter.                                                                                             | 6       | CO2    |
| 11. | (a) | What is the application of shift register?                                                                                    | 2       | CO3    |
|     | (b) | Design the circuit of PISO and explain its operation.                                                                         | 7       | CO3    |
|     | (c) | Design the circuit of BCD to 7-Segment display.                                                                               | 6       | CO2    |